
LH75400/01/10/11 (Preliminary) User’s Guide
UART2
6/17/03
20-11
20.3.2.2 Receive Buffered Data Register
Register Banks: 0 and 1
RXD is the Receive Buffered Data Register. The RXD Register holds the earliest received
character in the Rx FIFO After System Reset, this register is undefined.
Table 20-7. RXD Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
D7
D6
D5
D4
D3
D2
D1
D0
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
ADDR
0xFF 0x00
Table 20-8. RXD Register Definitions
BITS NAME
DESCRIPTION
31:8
///
Reserved
Do not modify. Read as zero.
7:0
D7:D0
Received Data
Bit [7] holds the most-significant bit. Bit [0] holds the
least-significant bit.