
LH75400/01/10/11 (Preliminary) User’s Guide
Analog-to-Digital Converter/Brownout Detector
6/25/03
23-11
23.3.2.2 Control Bank Low Word Register
LW is the Control Bank Low Word Register. This Read Only status register displays the
contents of the current conversion’s low word in the control bank. There is a one-to-one
correspondence between the contents of the control bank low word and the contents of
this register for the current conversion in progress.
Table 23-5. LW Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
BIASCON
RefM
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
ADDR
0xFF 0x04
Table 23-6. LW Register Definitions
BIT
NAME
DESCRIPTION
31:14
///
Reserved
Read as zero.
13:2
BIASCON
Bias Control
These bits drive the FETs, as shown in Figure 23-2. B2 in the
figure corresponds to bit [2] in this register. Bits [11:9] must be written as
zero.
1:0
RefM
Ref- Mux
Determines the signal connected to the negative reference of the
ADC during Idle Mode.
00 = VREF- (negative terminal of the internal bandgap reference)
01 = AN1 (UR/X-)
10 = AN3 (LR/Y-)
11 = AN9