
Analog-to-Digital Converter/Brownout Detector
LH75400/01/10/11 (Preliminary) User’s Guide
23-22
6/25/03
23.3.2.12 Idle High Word Register
IHWCTRL is the high word of the Idle Register. The active bits used in this register are
Read/Write.
This register specifies the idle setting time and the inputs connected to the ADC during the
Idle state. This register is used with the ILWCTRL Register (see Section 23.3.2.13).
Table 23-23. IHWCTRL Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
SETTIME_ID
INP_ID
IN
M_ID
REFP_ID
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
ADDR
0xFF 0xA4
Table 23-24. IHWCTRL Register Definitions
BIT
NAME
DESCRIPTION
31:16 ///
Reserved
Read as zero.
15:7 SETTIME_ID
Idle Settling Time
Specifies the delay, in ADC clock cycles, from when
the state machine enters the Idle state to when the Pen Interrupt signal
can be activated. Prevents spurious trigger of Pen Interrupt while analog
signals set up by the IDLE Register are settling.
6:3 INP_ID
Idle In+ Mux
Specifies the connection to the positive input of the ADC
during Idle Mode.
2 INM_ID
Idle In- Mux
Specifies the connection to the negative input of the ADC
during Idle Mode.
0 = Ref-
1 = GND
1:0 REFP_ID
Idle Ref+ Mux
Specifies the connection to the positive reference of the
ADC during Idle Mode.
00 = VREF+
01 = AN0 (UL/X+)
10 = AN2 (LL/Y+)
11 = AN8