
LH75400/01/10/11 (Preliminary) User’s Guide
I/O Configuration
6/17/03
11-13
11.2.2.7 Pins PB5/nWAIT to PB0/nCS1 Resistor Muxing Register
PB_RES_MUX is the Pins PB5/nWAIT to PB0/nCS1 Resistor Muxing Register. This reg-
ister allows the pull-up/pull-down to be configured as needed. The active bits used in this
register are Read/Write.
Table 11-17. PB_RES_MUX Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
PB5
PB4
PB3
PB2
PB1
PB0
RESET
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
RW
R
R
R
R
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
ADDR
0xFF 0x18
Table 11-18. PB_RES_MUX Register Definitions
BITS
NAME
DESCRIPTION
31:12
///
Reserved
Writing to these bits has no effect.
11:10
PB5
Pin PB5/nWAIT Resistor Source
00 = Pull-down
01 = Pull-up (default)
10 = No pull-up or pull-down
11 = Pull-up
9:8
PB4
Pin PB4/nBLE1 Resistor Source
00 = Pull-down
01 = Pull-up (default)
10 = No pull-up or pull-down
11 = Pull-up
7:6
PB3
Pin PB3/nBLE0 Resistor Source
00 = Pull-down
01 = Pull-up (default)
10 = No pull-up or pull-down
11 = Pull-up
5:4
PB2
Pin PB2/nCS3 Resistor Source
00 = Pull-down
01 = Pull-up (default)
10 = No pull-up or pull-down
11 = Pull-up
3:2
PB1
Pin PB1/nCS2 Resistor Source
00 = Pull-down
01 = Pull-up (default)
10 = No pull-up or pull-down
11 = Pull-up
1:0
PB0
Pin PB0/nCS1 Resistor Source
00 = Pull-down
01 = Pull-up (default)
10 = No pull-up or pull-down
11 = Pull-up