
Color Liquid Crystal Display Controller
LH75400/01/10/11 (Preliminary) User’s Guide
13-28
7/15/03
13.4.5.3 Timing1 Register
The Timing1 Register is used for various delays values for output signals. All delays are
specified in number of LCD clock (LCDDCLK) periods. The active bits used in this register
are Read/Write.
Table 13-39. Timing1 Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
MODDEL
PSDEL/CLSDEL
REVDEL
LPDEL
RESET
0
0
0
1
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
ADDR
0xFF 0x008
Table 13-40. Timing1 Register Definitions
BITS
NAME
FUNCTION
31:14
///
Reserved
Writing to these bits has no effect. Reading returns 0.
13:12
MODDEL
LCDMOD LOW Delay
Controls the delay (number of LCDSPS rising
edges) to hold LCDMOD LOW before transitioning HIGH. Program
with (value required – 1). Range from 1 to 4.
11:8
PSDEL/CLSDEL
CLCD-to-LCDPS Delay
Controls the delay (number of LCDDCLK
periods) from the first detected LOW in horizontal sync from the CLCD
to the falling edge of LCDPS and the rising edge of LCDCLS. Program
with (value required – 1). Range from 3 to 16.
7:4
REVDEL
CLCD-to-LCDREV Delay
Controls the delay (number of LCDDCLK
periods) from the first detected LOW in the horizontal sync from the
CLCD to either edge of the generated LCDREV signal. Program with
(value required – 1). Range from 3 to 16.
3:0
LPDEL
CLCD-to-LCDLP Delay
Controls the delay (number of LCDDCLK
periods) from the first detected LOW in the horizontal sync from the
CLCD to the rising edge of the generated LCDLP. Program with (value
required – 1). Range from 3 to 16.