
I/O Configuration
LH75400/01/10/11 (Preliminary) User’s Guide
11-18
6/17/03
11.2.2.10 Pins PE7/SSPRM to PE0/UARTRX2 Resistor Muxing Register
PE_RES_MUX is the Pins PE7/SSPRM to PE0/UARTRX2 Resistor Muxing Register. This
register allows the pull-up/pull-down to be configured as needed. The active bits used in
this register are Read/Write.
The functions associated with bits [7:6] and [5:4] vary among the four SoCs:
• LH75400 and LH75401:
– Bits [7:6] correspond to the Pin PE3/CANTX/UARTTX0 Resistor Source.
– Bits [5:4] correspond to the Pin PE2/CANRX/UARTRX0 Resistor Source.
• LH75410 and LH75411:
– Bits [7:6] correspond to the Pin PE3/UARTTX0 Resistor Source.
– Bits [5:4] correspond to the Pin PE2/UARTRX0 Resistor Source.
Table 11-23. PERES_MUX Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
PE7
PE6
PE5
PE4
PE3
PE2
PE1
PE0
RESET
0
1
9
0
0
1
9
0
0
1
0
1
0
1
0
1
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
ADDR
0xFF 0x24
Table 11-24. PE_RES_MUX Register Definitions
BITS
NAME
DESCRIPTION
31:16
///
Reserved
Writing to these bits has no effect. Reading returns 0.
15:14
PE7
Pin PE7/SSPFRM Resistor Source
00 = Pull-down
01 = Pull-up (default)
10 = No pull-up or pull-down
11 = Pull-up
13:12
PE6
Pin PE6/SSPCLK Resistor Source
00 = Pull-down (default)
01 = Pull-up
10 = No pull-up or pull-down
11 = Pull-down
11:10
PE5
Pin PE5/SSPRX Resistor Source
00 = Pull-down
01 = Pull-up (default)
10 = No pull-up or pull-down
11 = Pull-up