
LH75400/01/10/11 (Preliminary) User’s Guide
I/O Configuration
6/17/03
11-5
11.2.2.2 Pins PD6/INT6 to PD0/INT0 Muxing Register
PD_MUX is the Pins PD6/INT6 to PD0/INT0 Muxing Register. This register allows the sec-
ondary function of the interrupt interface pins to be configured as GPIO. The active bits
used in this register are Read/Write.
Table 11-5. PD_MUX Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
INT6
INT5
INT4
INT3
INT2
INT1
INT0
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
RW
ADDR
0xFF 0x04
Table 11-6. PD_MUX Register Definitions
BIT
NAME
DESCRIPTION
31:11
///
Reserved
Writing to these bits has no effect. Reading returns 0.
10:9
INT6
Pin PD6/INT6/DREQ Source
00 = PD6
01 = INT6
10 = DREQ
11 = PD6
8:7
INT5
Pin PD5/INT5/DACK Source
00 = PD5
01 = INT5
10 = DACK
11 = PD5
6:5
INT4
Pin PD4/INT4/UARTRX1 Source
00 = PD4
01 = INT4
10 = UARTRX1
11 = PD4
4:3
INT3
Pin PD3/INT3/UARTTX1 Source
00 = PD3
01 = INT3
10 = UARTTX1
11 = PD3
2
INT2
PD2/INT2 Source
0 = PD2
1 = INT2
1
INT1
PD1/INT1 Source
0 = PD1
1 = INT1
0
INT0
PD0/INT0 Source
0 = PD0
1 = INT0