
LH75400/01/10/11 (Preliminary) User’s Guide
UART2
6/17/03
20-21
20.3.2.10 Address/Control Character Register0
Register Bank: 0
The ACTRL0 Register contains a byte that is compared to each received character. The
exact function depends on the configuration of the IMD Register (see Section 20.3.2.23).
In Normal Mode, this register can be used to program a special control character; in this
case, a matched character is reported in the RST Register (see Section 20.3.2.17).
The maximum length of the control characters is eight bits. If the length is less than eight
bits, the character must be right-justified, with the leading bits filled with zeros. In
µ
LAN
Mode, this register contains the 8-bit station address for recognition. In this mode, only
incoming address characters (that is, characters with the address bit set) are compared to
these registers. The PCRF bit in the RST Register is not set when an Address or Control
Character match occurs.
Table 20-29. ACTRL0 Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
D7
D6
D5
D4
D3
D2
D1
D0
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
RW
RW
RW
RW
RW
RW
RW
RW
ADDR
0xFF 0x1C
Table 20-30. ACTRL0 Register Definitions
BITS
NAME
DESCRIPTION
31:8
///
Reserved
Do not modify. Read as zero.
7:0
D7:D0
Data
Bit [7] holds the most-significant bit. Bit [0] holds the least-
significant bit.