
LH75400/01/10/11 (Preliminary) User’s Guide
Liquid Crystal Display Controller
6/17/03
14-17
14.3.2.9 Raw Interrupt Status Register
Status is the Raw Interrupt Status Register. This register is Read/Write.
• On a read, this register returns five bits that may generate interrupts when set.
• On writes to this register, a bit value of ‘1’ clears the interrupt corresponding to that bit.
Writing a ‘0’ has no effect.
Table 14-21. Status Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
MBERROR
Vcomp
LNBU
FUF
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
RC
RC
RC
RC
R
ADDR
0xFF 0x20
Table 14-22. Status Register Definitions
BIT
NAME
DESCRIPTION
31:5
///
Reserved
Writing to these bits has no effect. Reading returns 0.
4
MBERROR
Master Bus Error Interrupt
Asserted when an ERROR response is re-
ceived by the master interface during a transaction with a slave. When such
an error is encountered, the master interface enters an error state and re-
mains in this state until clearance of the error has been signaled to it.
3
VCOMP
Vertical Compare Interrupt
Asserted when one of four vertical display re-
gions, selected via the LCD Control Register with bits [13:12], is reached.
The interrupt can be made to occur at the start of Vertical Synchronization,
Back Porch, Active Video, and Front Porch.
2
LNBU
LCD Next Base Address Update Interrupt
Asserted when either the
UPBASE or the LPBASE values have been transferred to the UPCURR or
LPCURR incrementer, respectively. This indicates to the system that it can
safely update the UPBASE or the LPBASE Register with new frame base
addresses if required.
1
FUF
FIFO Underflow Interrupt
Asserted when internal data is requested from
an empty LCD DMA FIFO. Internally, individual upper and lower panel LCD
DMA FIFO Underflow Interrupt signals are generated, and this is the single
combined version of these.
0
///
Reserved
Writing to this bit has no effect. Reading returns 0.