
UART2
LH75400/01/10/11 (Preliminary) User’s Guide
20-40
6/17/03
20.3.2.29 BRGB Divisor Least Significant Byte Register
Register Bank: 3
BBL is the BRGB Divisor Least Significant Byte Register. The BBL Register contains the
least-significant byte of the BRGB divisor/count value. Acceptable values for this register
range from 2 to 65,535. The DLAB bit in the LCR Register must be set to access this reg-
ister (see Chapter 19, Section 19.3.1.9).
Table 20-67. BBL Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
D7
D6
D5
D4
D3
D2
D1
D0
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
1
RW
R
R
R
R
R
R
R
R
RW
RW
RW
RW
RW
RW
RW
RW
ADDR
0xFF 0x00
Table 20-68. BBL Register Definitions
BITS
NAME
DESCRIPTION
31:8
///
Reserved
Do not modify. Read as zero.
7:0
D7:D0
Least-Significant Byte of the BRGB Divisor/Count Value
Bit [7]
holds the most-significant bit. Bit [0] holds the least-significant bit.