
LH75400/01/10/11 (Preliminary) User’s Guide
UART2
6/17/03
20-17
20.3.2.7 Line Control Register
Register Bank: 0
LCR is the Line Control Register. The LCR Register defines the basic configuration of the
serial link.
Table 20-19. LCR Register
BIT
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
FIELD
///
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
BIT
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
FIELD
///
DL
A
B
SBK
PM2
PM1
PM0
SB
L
O
CL1
CL0
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RW
R
R
R
R
R
R
R
R
RW
RW
RW
RW
RW
RW
RW
RW
ADDR
0xFF 0x0C
Table 20-20. LCR Register Definitions
BITS NAME
DESCRIPTION
31:8
///
Reserved
Do not modify. Read as zero.
7
DLAB
BAL and BAH Register Access
0 = Denies access to the access to the BAL and BAH Registers in Bank 0, and
the BBL and BBH Registers in Bank 3.
1 = Allows access to the access to the BAL and BAH Registers in Bank 0, and
the BBL and BBH Registers in Bank 3.
6
SBK
UART2TX Pin
1 = Forces the UART2TX pin LOW. The UART2TX pin remains LOW, regardless
of all activities, until this bit is reset.
5
PM2
Parity Mode
Works with PM1, PM0, and bit [2] from the Transmit Machine
Mode Register to define the supported parity mode. See Table 20-21.
4
PM1
Parity Mode
Works with PM2, PM0, and bit [2] from the Transmit Machine
Mode Register to define the supported parity mode. See Table 20-21.
3
PM0
Parity Mode
Works with PM2, PM1, and bit [2] from the Transmit Machine
Mode Register to define the supported parity mode. See Table 20-21.
2
SBL0
Stop Bit Length
Works with bits [1:0] from the Transmit Machine Mode
Register to define the stop-bit length for transmission. The Receive Machine can
identify 3/4 stop bit or more. See Table 20-22.
1
CL1
Character Bit Length
Works with CL0 and bit [5]) from the Transmit Machine
Mode Register to define a character’s bit length. See Table 20-23.
0
CL0
Character Bit Length
Works with CL1 and bit [5]) from the Transmit Machine
Mode Register to define a character’s bit length. See Table 20-23.