![Renesas RL78/G1H User Manual Download Page 893](http://html1.mh-extra.com/html/renesas/rl78-g1h/rl78-g1h_user-manual_1440449893.webp)
CHAPTER 31 ELECTRICAL SPECIFICATIONS
Page 875 of 920
31.5
Peripheral Functions Characteristics
AC Timing Test Points
31.5.1
Serial array unit
Note
The maximum operating frequencies of the CPU/peripheral hardware clock (f
CLK
) are:
HS (high-speed main) mode: 32 MHz (2.7 V
≤
V
DD
≤
3.6 V)
16 MHz (2.4 V
≤
V
DD
≤
3.6 V)
LS (low-speed main) mode: 8 MHz (1.8 V
≤
V
DD
≤
3.6 V)
Caution
Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input
mode register g (PIMg) and port output mode register g (POMg).
UART mode connection diagram (during communication at same potential)
(1) During communication at same potential (UART mode)
(T
A
=
‒
40 to +85
°
C, 1.8 V
≤
V
DD
≤
3.6 V, V
SS
= 0 V)
Parameter
Symbol
Conditions
HS (high-speed main) Mode LS (low-speed main) Mode
Unit
MIN.
MAX.
MIN.
MAX.
Transfer rate
2.4 V
≤
V
DD
≤
3.6 V
f
MCK
/6
f
MCK
/6
bps
Theoretical value of the
maximum transfer rate
f
MCK
= f
CLK
5.3
1.3
Mbps
1.8 V
≤
V
DD
≤
3.6 V
f
MCK
/6
f
MCK
/6
bps
Theoretical value of the
maximum transfer rate
f
MCK
= f
CLK
5.3
1.3
Mbps
V
IH
/V
OH
V
IL
/V
OL
V
IH
/V
OH
Test points
V
IL
/V
OL
RL78 microcontroller
TxDq
RxDq
User’s device
Rx
Tx
Summary of Contents for RL78/G1H
Page 941: ...R01UH0575EJ0120 RL78 G1H...