![Renesas RL78/G1H User Manual Download Page 226](http://html.mh-extra.comrl78-g1h_user-manual_1440449226.png)
CHAPTER 7 TIMER ARRAY UNIT
Page 208 of 920
Figure 7 - 55 Block Diagram of Operation as Input Signal High-/Low-Level Width Measurement
Note
For channels 1 and 3, the clock can be selected from CKm0, CKm1, CKm2 and CKm3.
Figure 7 - 56 Example of Basic Timing of Operation as Input Signal High-/Low-Level Width Measurement
Remark 1.
m: Unit number (m = 0), n: Channel number (n = 3)
Remark 2.
TSmn:
Bit n of timer channel start register m (TSm)
TEmn:
Bit n of timer channel enable status register m (TEm)
TImn:
TImn pin input signal
TCRmn: Timer count register mn (TCRmn)
TDRmn: Timer data register mn (TDRmn)
OVF:
Bit 0 of timer status register mn (TSRmn)
Interrupt
controller
Interrupt signal
(INTTMmn)
Timer data
register mn (TDRmn)
Operation clock
Note
CKm0
CKm1
Edge
detection
Timer counter
register mn (TCRmn)
C
loc
k sel
e
ct
io
n
Tr
ig
ge
r sel
e
ct
io
n
TImn pin
Noise
filter
TNFENxx
TSmn
TEmn
TImn
TDRmn
TCRmn
b
0000H
a
c
INTTMmn
b
a
c
OVF
FFFFH
0000H
Summary of Contents for RL78/G1H
Page 941: ...R01UH0575EJ0120 RL78 G1H...