CHAPTER 7 TIMER ARRAY UNIT
Page 216 of 920
Figure 7 - 63 Block Diagram of Operation as PWM Function
Remark
m: Unit number (m = 0), n: Master channel number (n = 0, 2)
p: Slave channel number (p = 3)
Interrupt
controller
Interrupt signal
(INTTMmn)
Timer data
register mn (TDRmn)
Operation clock
CKm0
CKm1
Timer counter
register mn (TCRmn)
TSmn
Interrupt
controller
Interrupt signal
(INTTMmp)
Timer data
register mp (TDRmp)
Operation clock
CKm0
CKm1
Timer counter
register mp (TCRmp)
Master channel
(interval timer mode)
Slave channel
(one-count mode)
Output
controller
TOmp pin
C
loc
k se
le
ct
io
n
Tri
gge
r sele
ct
ion
Clo
ck
se
le
cti
o
n
T
rigge
r sele
ct
ion
Summary of Contents for RL78/G1H
Page 941: ...R01UH0575EJ0120 RL78 G1H...