UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
2 of 362
Contact information
For additional information, please visit:
http://www.nxp.com
For sales office addresses, please send an email to:
NXP Semiconductors
UM10208
LPC288x User manual
Revision history
Rev
Date
Description
02
20070601
Various editorial and content updates to the following chapters:
•
The format of this user manual has been redesigned to comply with the new identity
guidelines of NXP Semiconductors.
•
Legal texts have been adapted to the new company name where appropriate.
•
Universal Asynchronous Receiver-Transmitter (UART):
The UART baud rate is derived from the UART baud rate clock (UART_CLK).
•
External Memory Controller (EMC):
SDRAM Usage notes added (
•
Clock Generation Unit (CGU) and power control:
CGU Usage notes added including a section on how to achieve low-power operation
(
•
USB Device controller:
–
DMA mode transfer section was improved (
).
–
Endpoint configuration table added (
–
on interrupt handling was further elaborated.
•
I/O pinning:
Section 25–2.5 “Pin structure”
added.
•
DC-to-DC converter:
Section 6–2 “General operation”
was improved.
•
SD/MMC interface:
Status register contents were corrected (
). Descriptions on bits 17 and 19
were swapped.
•
General Purpose DMA controller (GPDMA):
Register locations for registers DMA3EXTEN and DMA5EXTEN were corrected
(
•
Dual-channel 16-bit Digital-to-Analog Converter (DDAC):
–
Description of Dual DAC was improved.
–
Section 22–6.2 “Power-up procedure”
•
Dual-channel 16-bit Analog-to-Digital converter (DADC):
Bits 0-7 of Decimator Control register were corrected (
•
I
2
S output module (DAO):
DAO pin description was corrected (
•
Boot process:
Part Identification register (
) was moved to this chapter from chapter “System
control ”.
•
Chapter “System control” removed.
•
Chapter “General Purpose I/O (GPIO)” added.
01
20060905
LPC288x User manual