UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
325 of 362
NXP Semiconductors
UM10208
Chapter 25: LPC2800 pinning
[1]
These pins are connected internally and must be left unconnected in an application.
2.4 Pad Layout
shows a bottom view of the arrangement of the pads on the LPC288x. Only
the "function name" of each pad is included, not the GPIO port.bit designation. Even then,
long function names are split onto two lines and abbreviated in various ways.
[1]
These pins are connected internally and must be left unconnected in an application.
9
XTALO
10
V
DD(ADC3V3)
11
V
DD2(CORE1V8)
12
V
SS2(CORE)
13
V
SS3(IO)
14
V
DD3(IO3V3)
15
V
DD1(FLASH1V8)
16
V
DD2(FLASH1V8)
17
V
SS3(CORE)
18
V
DD4(USB3V3)
-
-
Table 364. Pin allocation table
…continued
Pin
Symbol
Pin
Symbol
Pin
Symbol
Pin
Symbol
Table 365. Package Grid
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
V
VREFN
DADC
VSS
DADC
VDD
DADC1
JTAG
TCK
VDD2
IO
VSS2
IO
X32I
VSS
OSC32
XTALO VDD
ADC3
VDD2
CORE
VSS2
CORE
VSS3
IO
VDD3
IO
VDD1
FLASH
VDD2
FLASH
VSS3
CORE
VDD4
USB
U
VREF
DADC
VREFP
DADC
VDD
DADC3
JTAG
SEL
AIN4
AIN2
AIN0
VDD
OSC32
VDD
OSC
VSS
ADC
VSS2
INT
JTAG
TMS
JTAG
TDO
VBUS
VDD1
USB
VDD2
USB
DP
VDD3
USB
T
AINR
VCOM
DADC
AINL
JTAG
TDI
AIN3
AIN1
X32O
VSS
OSC
XTALI
VSS3
INT
VSS1
INT
JTAG
TRST
RESET CONN
ECT
VSS3
USB
DM
DCDC
VUSB
R
VDD
IO
VSS6
IO
VSS2
USB
VSS1
USB
DCDC
VDDO3
P
VSS6
IO
VSS5
IO
RREF
DCDC
LX1
DCDC
VSS1
N
i.c.
DCDC
VSS2
DCDC
LX2
DCDC
VDDO1
M
VREFN
DAC
AOUTL AOUTR
DCDC
VDDI
DCDC
VBAT
DCDC
CLEAN
L
VDD
DAC
VREFP
DAC
TXD
DCDC
GND
START STOP
K
RTS
CTS
RXD
P2.0
P2.1
MODE
1
J
MD2
MD1
MD3
MODE
2
SDA
VDD4
IO
H
VDD1
CORE
MCMD MD0
SCL
BCKI
VSS4
IO
G
VSS1
CORE
LRW
MCLK
DATI
WSI
BCKO
F
VSS1
IO
LER
LRS
DCLKO DATO
WSO
E
VDD1
IO
LD6
LD7
A0
A1
A2
D
LD4
LD3
LD5
A3
A4
A5
C
LD1
LD0
LD2
D8
D9
D10
D12
D14
STCS0 CAS
WE
DQM0
A20
A17
A14
A12
A10
A8
B
RPO
D2
LCS
D5
D7
D11
D13
D15
DYCS
CKE
STCS2 BLS1
A19
A16
A13
A11
A9
A7
A
D0
D1
D3
D4
D6
VSS2
EMC
VDD2
EMC
STCS1 RAS
MCLK
O
DQM1
BLS0
A18
A15
VSS1
EMC
VDD1
EMC
OE
A6