UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
64 of 362
NXP Semiconductors
UM10208
Chapter 7: LPC2800 CGU
Table 55.
Switch Configuration Registers (SYSSCR-DAISCR; 0x8000 4000-4024)
Bit
Symbol
Description
Reset
value
0
ENF1
A 1 in this bit enables side 1 of the stage.
1
1
ENF2
A 1 in this bit enables side 2 of the stage. Don’t set both ENF1 and
ENF2.
0
2
SCRES
Writing a 1 to this bit resets the selection stage.
0
3
SCSTOP
A 1 in this bit disables the output of the stage.
varies
31:4
-
Reserved, user software should not write ones to reserved bits. The
value read from a reserved bit is not defined.
-
Table 56.
Frequency Select 1 Registers (SYSFSR1-DAIFSR1; 0x8000 402C-4050)
Bit
Symbol
Description
Reset
value
3:0
SELECT
This field selects the main clock for “side 1” of the selection stage:
0000: 32 kHz oscillator
0001: Fast oscillator
0010: MCI Clock pin
0011: DAI BCLK pin
0100: DAI WS pin
0111: High Speed PLL
1000: Main PLL
(other values are reserved and should not be written)
0001
31:4
-
Reserved, user software should not write ones to reserved bits. The
value read from a reserved bit is not defined.
-
Table 57.
Frequency Select 2 Registers (SYSFSR2-DAIFSR2; 0x8000 4058-407C)
Bit
Symbol
Description
Reset
value
3:0
SELECT
This field selects the main clock for “side 2” of the selection stage:
0000: 32 kHz oscillator
0001: Fast oscillator
0010: MCI Clock pin
0011: DAI BCLK pin
0100: DAI WS pin
0111: High Speed PLL
1000: Main PLL
(other values are reserved and should not be written)
0
31:4
-
Reserved, user software should not write ones to reserved bits. The
value read from a reserved bit is not defined.
-
Table 58.
Switch Status Registers (SYSSSR-DAISSR; 0x8000 4084-40A8)
Bit
Symbol
Description
Reset
value
0
ENF1
This bit is 1 if side 1 of the stage is enabled.
1
1
ENF2
This bit is 1 if side 2 of the stage is enabled.
0
5:2
This field reflects the main clock selection of the enabled side.
0001
31:6
-
Reserved. The value read from a reserved bit is not defined.
-