UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
69 of 362
NXP Semiconductors
UM10208
Chapter 7: LPC2800 CGU
3.12.3 Enable select registers
The registers shown in
have the format shown in
. Five of the 66
spreading stages have no ESR.
Table 65.
Power status registers
Name
Address
Name
Address
Name
Address
APB0PSR0
0x8000 41CC
APB1PSR0
0x8000 41D0
APB2PSR
0x8000 41D4
APB3PSR0
0x8000 41D8
MMIOPSR0
0x8000 41DC
AHB0PSR
0x8000 41E0
MCIPSR0
0x8000 41E4
MCIPSR1
0x8000 41E8
UARTPSR0
0x8000 41EC
FLSHPSR0
0x8000 41F8
FLSHPSR1
0x8000 41FC
FLSHPSR2
0x8000 4200
LCDPSR0
0x8000 4204
LCDPSR1
0x8000 4208
DMAPSR0
0x8000 420C
DMAPSR1
0x8000 4210
USBPSR0
0x8000 4214
CPUPSR0
0x8000 4218
CPUPSR1
0x8000 421C
CPUPSR2
0x8000 4220
RAMPSR
0x8000 4224
ROMPSR
0x8000 4228
EMCPSR0
0x8000 422C
EMCPSR1
0x8000 4230
MMIOPSR1
0x8000 4234
APB0PSR1
0x8000 4238
EVRTPSR
0x8000 423C
RTCPSR0
0x8000 4240
ADCPSR0
0x8000 4244
ADCPSR1
0x8000 4248
WDTPSR
0x8000 424C
IOCPSR
0x8000 4250
CGUPSR
0x8000 4254
SYSCPSR
0x8000 4258
APB1PSR1
0x8000 425C
T0PSR
0x8000 4260
T1PSR
0x8000 4264
I2CPSR
0x8000 4268
APB3PSR1
0x8000 426C
SCONPSR
0x8000 4270
DAIPSR0
0x8000 4274
DAOPSR0
0x8000 427C
SIOPSR
0x8000 4280
SAI1PSR
0x8000 4284
SAI4PSR
0x8000 4290
SAO1PSR
0x8000 4294
SAO2PSR
0x8000 4298
DDACPSR0
0x8000 42A0
EDGEPSR
0x8000 42A4
DADCPSR0
0x8000 42A8
DCDCPSR
0x8000 42AC
RTCPSR1
0x8000 42B0
MCIPSR2
0x8000 42B4
UARTPSR1
0x8000 42B8
DDACPSR1
0x8000 42BC
DDACPSR2
0x8000 42C0
DADCPSR1
0x8000 42C4
DADCPSR2
0x8000 42C8
DAIPSR1
0x8000 42CC
DAIPSR2
0x8000 42D0
DAOPSR1
0x8000 42D4
DAOPSR2
0x8000 42D8
DAOPSR3
0x8000 42DC
DAIPSR3
0x8000 42E0
Table 66.
Power status register bit descriptions
Bit
Symbol
Description
Reset
value
0
PSACTIVE
This bit is 1 if the clock is functional.
1
1
PSAWAKE
This bit indicates the wakeup status of the clock.
1
31:2
-
Reserved. The value read from a reserved bit is not defined.
-