UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
174 of 362
NXP Semiconductors
UM10208
Chapter 14: LPC2800 UART
3.25 Interrupt Clear Enable Register (INTCE - 0x8010 1FD8)
Writing a 1 to certain bits in this write-only register clears the corresponding bit in INTE,
thus disabling the corresponding bit in the INTS register from causing a UART interrupt
request. Zero bits written to this register have no effect.
3.26 Interrupt Enable Register (INTE - 0x8010 1FE4)
Bits 15:12, 9:4, and 0 in this read-only register are 1 if the corresponding bit in INTS is
enabled to cause a UART interrupt, and 0 if not.
Table 192. Interrupt Clear Enable Register (INTCE - 0x8010 1FD8)
Bit
Name
Description
Reset
value
0
DCTSIEClr
Writing a 1 to this bit clears the DCTSIE bit in the INTE register.
-
3:1
Reserved. Software should not write ones to reserved bits.
-
4
THREIEClr
Writing a 1 to this bit clears The THREIE bit in the INTE register.
-
5
RxTOIEClr
Writing a 1 to this bit clears the RTXOIE bit in the INTE register.
-
6
RxDAIEClr
Writing a 1 to this bit clears the RxDAIE bit in the INTE register.
-
7
WakeUpIEClr
Writing a 1 to this bit clears the WakeUpIE bit in the INTE register.
-
8
ABEOIEClr
Writing a 1 to this bit clears the ABEOIE bit in the INTE register.
-
9
ABTOIEClr
Writing a 1 to this bit clears the ABTOIE bit in the INTE register.
-
11:10
Reserved. Software should not write ones to reserved bits.
-
12
BreakIEClr
Writing a 1 to this clears the BreakIE bit in the INTE register.
-
13
FEIEClr
Writing a 1 to this clears the FEIE bit in the INTE register.
-
14
PEIEClr
Writing a 1 to this clears the PEIE bit in the INTE register.
-
15
OEIEClr
Writing a 1 to this bit clears the OEIE bit in the INTE register.
-
31:16
Reserved. Software should not write ones to reserved bits.
-
Table 193. Interrupt Enable Register (INTE - 0x8010 1FE4)
Bit
Name
Description
Reset
value
0
DCTSIE
This bit is 1 if the DCTSInt bit in INTE is interrupt-enabled.
0
3:1
Reserved. The value read from a reserved bit is not defined.
-
4
THREIE
This bit is 1 if The THREInt bit in INTE is interrupt-enabled.
0
5
RxTOIE
This bit is 1 if the RTXOInt bit in INTE is interrupt-enabled.
0
6
RxDAIE
This bit is 1 if the RxDAInt bit in INTE is interrupt-enabled.
0
7
WakeUpIE
This is 1 if the WakeUpInt bit in INTE is interrupt-enabled.
0
8
ABEOIE
This bit is 1 if the ABEOInt bit in INTE is interrupt-enabled.
0
9
ABTOIE
This bit is 1 if the ABTOInt bit in INTE is interrupt-enabled.
0
11:10
Reserved. The value read from a reserved bit is not defined.
-
12
BreakIE
This is 1 if the BreakInt bit in INTE is interrupt-enabled.
0
13
FEIE
This is 1 if the FEInt bit in INTE is interrupt-enabled.
0
14
PEIE
This is 1 if the PEInt bit in INTE is interrupt-enabled.
0
15
OEIE
This bit is 1 if the OEInt bit in INTE is interrupt-enabled.
0
31:16
Reserved. The value read from a reserved bit is not defined.
-