UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
229 of 362
NXP Semiconductors
UM10208
Chapter 17: LPC2800 USB Device
8.24 USB Endpoint Interrupt Clear Register (USBEIntClr - 0x8004 10A0)
Each OUT (RX) and IN (TX) endpoint has a “clear” bit in this register. It is “write-only” in
the sense that reading this register will always yield zeroes in at least the LS 16 bits. Zero
bits written to this register have no effect.
Table 254. USB Endpoint Interrupt Clear Register (USBEIntClr - 0x8004 10A0)
Bit
Symbol
Description
Master
Reset
value
Bus
Reset
value
0
CLR0RX Write a 1 to this bit to clear the endpoint 0 Receive interrupt.
0
0
1
CLR0TX Write a 1 to this bit to clear the endpoint 0 Transmit interrupt.
0
0
2
CLR1RX Write a 1 to this bit to clear the endpoint 1 Receive interrupt.
0
0
3
CLR1TX Write a 1 to this bit to clear the endpoint 1 Transmit interrupt.
0
0
4
CLR2RX Write a 1 to this bit to clear the endpoint 2 Receive interrupt.
0
0
5
CLR2TX Write a 1 to this bit to clear the endpoint 2 Transmit interrupt.
0
0
6
CLR3RX Write a 1 to this bit to clear the endpoint 3 Receive interrupt.
0
0
7
CLR3TX Write a 1 to this bit to clear the endpoint 3 Transmit interrupt.
0
0
8
CLR4RX Write a 1 to this bit to clear the endpoint 4 Receive interrupt.
0
0
9
CLR4TX Write a 1 to this bit to clear the endpoint 4 Transmit interrupt.
0
0
10
CLR5RX Write a 1 to this bit to clear the endpoint 5 Receive interrupt.
0
0
11
CLR5TX Write a 1 to this bit to clear the endpoint 5 Transmit interrupt.
0
0
12
CLR6RX Write a 1 to this bit to clear the endpoint 6 Receive interrupt.
0
0
13
CLR6TX Write a 1 to this bit to clear the endpoint 6 Transmit interrupt.
0
0
14
CLR7RX Write a 1 to this bit to clear the endpoint 7 Receive interrupt.
0
0
15
CLR7TX Write a 1 to this bit to clear the endpoint 7 Transmit interrupt.
0
0
31:16 -
Reserved, software should not write ones to reserved bits.
-
-