30
CHAPTER 1 OUTLINE
Preliminary User’s Manual U16035EJ1V0UM
1.6 Block Diagram
16-bit timer/
event counter
8-bit timer/
event counter 50
8-bit timer/
event counter 51
Watchdog timer
Watch timer
Serial
interface 30
Serial
interface 31
UART0
A/D converter
Interrupt control
Buzzer output
Clock output
control
TI00/TO0/P70
TI01/P71
TI50/TO50/P72
TI51/TO51/P73
SI30/P20
SO30/P21
SCK30/P22
SI31/P34
SO31/P35
SCK31/P36
RxD0/P23
TxD0/P24
ASCK0/P25
AV
DD
AV
SS
AV
REF
BUZ/P75
PCL/P74
ANI0/P10 to
ANI3/P13
INTP0/P00 to
INTP3/P03
V
DD0
V
DD1
V
SS0
V
SS1
IC
(V
PP
)
78K/0
CPU core
ROM
RAM
Port 0
P00 to P03
Port 1
P10 to P13
Port 2
P20 to P25
Port 3
P34 to P36
Port 4
P40 to P47
Port 5
P50 to P57
Port 7
P70 to P75
System control
RESET
X1
X2
XT1
XT2
Remarks 1.
The internal ROM and RAM capacities depend on the product.
2.
Pin connection in parentheses is intended for the
µ
PD78F0034BS.