150
CHAPTER 7 8-BIT TIMER/EVENT COUNTERS 50 AND 51
Preliminary User’s Manual U16035EJ1V0UM
Figure 7-12. 16-Bit Resolution Cascade Connection Mode
Count clock
TM50
TM51
CR50
CR51
TCE50
TCE51
INTTM50
TO50
Operation enable
Count start
Interval time
00H
01H
N N+1
FFH 00H
FFH 00H
FFH 00H 01H
N 00H 01H
A 00H
00H
01H
02H
M–1 M
00H
B 00H
N
M
Interrupt request
generation
Level reverse
Counter clear
Operation
stop
7.5 Cautions for 8-Bit Timer/Event Counters 50 and 51
(1) Timer start errors
An error with the maximum of one clock may occur concerning the time required for a match signal to be generated
after timer start. This is because the 8-bit timer counter 5n (TM5n) is started asynchronously with the count pulse.
Figure 7-13. 8-Bit Timer Counter Start Timing
Count pulse
TM5n count value
00H
01H
02H
03H
04H
Timer start
n = 0, 1