![LAPIS Semiconductor ML610472 User Manual Download Page 229](http://html1.mh-extra.com/html/lapis-semiconductor/ml610472/ml610472_user-manual_3645865229.webp)
ML610471/472/473/Q471/Q472/Q473 User's Manual
Chapter 18 LCD Drivers
18-4
Figure 18-3-2 Configuration of Bias Generation Circuit (1/2 Bias)
Bias generation
circuit
V
DD
V
SS
Bias circuit ON selected
(BSON)
To LCD driver
(V
L1
to V
L3
)
VDD = 1.25 to 3.6V, with LCD regulator
V
DD
Voltage regulator
circuit
V
DDL
Cl
V
L3
V
L2
Cc
V
L1
C2
C1
C
12
Bias generation
circuit
V
SS
C2
C1
C
12
Bias circuit ON selected
(BSON)
To LCD driver
(V
L1
to V
L3
)
VDD = 2.4 to 3.6V, without LCD
V
L3
V
L2
V
L1
Ca
V
DD
Summary of Contents for ML610472
Page 12: ...Chapter 1 Overview...
Page 38: ...Chapter 2 CPU and Memory Space...
Page 44: ...Chapter 3 Reset Function...
Page 48: ...Chapter 4 MCU Control Function...
Page 62: ...Chapter 5 Interrupts...
Page 82: ...Chapter 6 Clock Generation Circuit...
Page 94: ...Chapter 7 Time Base Counter...
Page 105: ...Chapter 8 Capture...
Page 114: ...Chapter 9 Timer...
Page 133: ...Chapter 10 Watchdog Timer...
Page 141: ...Chapter 11 UART...
Page 164: ...Chapter 12 Port 0...
Page 173: ...Chapter 13 Port 2...
Page 180: ...Chapter 14 Port 3...
Page 188: ...Chapter 15 Port 4...
Page 199: ...Chapter 16 Port 6...
Page 205: ...Chapter 17 RC Oscillation Type A D Converter...
Page 225: ...Chapter 18 LCD Drivers...
Page 243: ...Chapter 19 Power Supply Circuit...
Page 245: ...Chapter 20 uEASE Flash Writer System...
Page 249: ...Chapter 21 Software Development...
Page 258: ...Appendixes...
Page 280: ...Revision History...