
XC161 Derivatives
Peripheral Units (Vol. 2 of 2)
Serial Data Link Module SDLM
User’s Manual
22-51
V2.2, 2004-01
SDLM_X, V2.0
22.6
XC161 Module Implementation Details
This section describes:
•
the SDLM module related interfaces such as port connections and interrupt control
•
all SDLM module related registers with its addresses and reset values
22.6.1
Interfaces of the SDLM Module
In XC161 the SDLM module is connected to Port pins according to
Figure 22-18 SDLM Module IO Interface
The input receive pins can be selected by bitfield RIS in the SDLM_PISEL register. The
output transmit pins are defined by the corresponding ALTSEL registers of Port 4, Port 7
or Port 9.
Address
Decoder
SDLM
Module
(Kernel)
f
SDLM
SDLM_I0
Interrupt
Control
TxD
RxD
PISEL
MUX
2
P4.4_rx
P4.6_rx
P4.7_tx
P7.7_rx
P9.3_rx
P7.6_tx
SDLM_I1
Note :- SDLM_I1 shares an interrupt
node with either SDLM_I0 or CAN7INT.
Port 4
Control
P4.4
P4.6
P4.7
ALTSEL
Port 7
Control
P7.6
P7.7
ALTSEL
Port 9
Control
P9.2
P9.3
ALTSEL
P9.2_tx