
XC161 Derivatives
Peripheral Units (Vol. 2 of 2)
Serial Data Link Module SDLM
User’s Manual
22-26
V2.2, 2004-01
SDLM_X, V2.0
Register CLKDIV allows for configuration of the internal timings.
CLKDIV
Clock Divider Register
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
CLK
EN
CLK
SEL
CD
r
rw
rw
rw
Field
Bits
Type Description
CD
[5:0]
rw
Clock Divider Bits
This bitfield defines the value of the clock divider. In
order to run the module with different system
frequencies, the divider can be programmed from 1
to 64.
000000
B
System clock/module clock = 1
000001
B
System clock/module clock = 2
000010
B
System clock/module clock = 3
000011
B
System clock/module clock = 4
…
111110
B
System clock/module clock = 63
111111
B
System clock/module clock = 64
CLKSEL
6
rw
Clock Select
0
1.00 MHz module clock
1
1.05 MHz module clock
CLKEN
1)
1) Only registers GLOBCON, CLKDIV and IPCR can be accessed if CLKEN = 0.
7
rw
Clock Enable
0
Module clock is gated off (protocol layer not
clocked) in order to reduce power
consumption.
1
Module is clocked, protocol layer working.
0
[15:8]
–
Reserved; returns ‘0’ if read; should be written with
‘0’.