
XC161 Derivatives
Peripheral Units (Vol. 2 of 2)
Serial Data Link Module SDLM
User’s Manual
22-45
V2.2, 2004-01
SDLM_X, V2.0
The receive data registers contain the data bytes in the receive buffer. In random mode
mode, all data bytes can be directly accessed via their addresses, whereas in FIFO
mode, only RXD00 should be used.
Bitfields RXDATA0x (x = 0 … 10) represent the receive buffer 0 on CPU side, bitfields
RXDATA1x (x = 0 … 10) represent the receive buffer 1 on bus side. In block mode, the
16-byte receive buffer is built by bitfields RXDATA00-07 and bitfields RXDATA10-17.
RXD00
Receive Data Register 00 (on CPU side)
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RXDATA01
RXDATA00
rh
rh
Field
Bits
Type Description
RXDATA00
[7:0]
rw
Receive Buffer 0 Data Byte 0
RXDATA01
[15:8]
rw
Receive Buffer 0 Data Byte 1
RXD02
Receive Data Register 02 (on CPU side)
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RXDATA03
RXDATA02
rh
rh
Field
Bits
Type Description
RXDATA02
[7:0]
rh
Receive Buffer 0 Data Byte 2
RXDATA03
[15:8]
rh
Receive Buffer 0 Data Byte 3