
XC161 Derivatives
Peripheral Units (Vol. 2 of 2)
TwinCAN Module
User’s Manual
21-63
V2.2, 2004-01
TwinCAN_X1, V2.1
The Interrupt Mask Registers AIMR4/BIMR4 are used to enable the node specific
interrupt sources (last error, correct reception, error warning/bussoff) for the generation
of the corresponding INTID value.
AIMR4
Node A INTID Mask Register 4
Reset Value: 0000
H
BIMR4
Node B INTID Mask Register 4
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
IMC
34
IMC
33
IMC
32
r
rw
rw
rw
Field
Bits
Type Description
IMC32
0
rw
Last Error Interrupt INTID Mask Control
0
The last error interrupt source is ignored for
the generation of the INTID value.
1
The last error interrupt source is taken into
account for the generation of the INTID
value.
IMC33
1
rw
TX/RX Interrupt INTID Mask Control
0
The TX/RX interrupt source is ignored for the
generation of the INTID value.
1
The TX/RX interrupt pending status is taken
into account for the generation of the INTID
value.
IMC34
2
rw
Error Interrupt INTID Mask Control
0
The error interrupt source is ignored for the
generation of the INTID value.
1
The error interrupt pending status is taken
into account for the generation of the INTID
value.
0
[15:3]
r
Reserved; read as ‘0’; should be written with ‘0’.