
XC161 Derivatives
Peripheral Units (Vol. 2 of 2)
TwinCAN Module
User’s Manual
21-57
V2.2, 2004-01
TwinCAN_X1, V2.1
Note: Modifying the contents of register ABTR/BBTR requires bit CCE = ‘1’ in register
ACR/BCR.
TSEG2
[14:12]
Low
rw
Time Segment After Sample Point
(TSEG2+1) time quanta after the sample point take
into account a user defined delay and compensate a
mismatch between transmitter and receiver clock
phase.
Valid values for TSEG2 are 1 … 7.
DIV8X
15
Low
rw
Division of Module Clock
f
CAN
by 8
0
The baudrate prescaler is directly driven by
f
CAN
.
1
The baudrate prescaler is driven by
f
CAN
/8.
LBM
0
High
rw
Loop-Back Mode
0
Loop-back mode is disabled.
1
Loop-back mode is enabled, if bits LBM are set
in the BTR registers of Node A and Node B.
0
[15:1]
High
r
Reserved; read as ‘0’; should be written with ‘0’.
Field
Bits
Type Description