
XC161 Derivatives
Peripheral Units (Vol. 2 of 2)
TwinCAN Module
User’s Manual
21-56
V2.2, 2004-01
TwinCAN_X1, V2.1
The Bit Timing Register contains all parameters to adjust the data transfer baud rate and
the bit timing.
ABTRH
Node A Bit Timing Register High
Reset Value: 0000
H
ABTRL
Node A Bit Timing Register Low
Reset Value: 0000
H
BBTRH
Node B Bit Timing Register High
Reset Value: 0000
H
BBTRL
Node B Bit Timing Register Low
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
LBM
r
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DIV
8X
TSEG2
TSEG1
SJW
BRP
rw
rw
rw
rw
rw
Field
Bits
Type Description
BRP
[5:0]
Low
rw
Baudrate Prescaler
One bit time quantum corresponds to the period length
of the external oscillator clock multiplied by (BRP+1),
depending also on bit DIV8X.
SJW
[7:6]
Low
rw
(Re)Synchronization Jump Width
(SJW+1) time quanta are allowed for
resynchronization.
TSEG1
[11:8]
Low
rw
Time Segment Before Sample Point
(TSEG1+1) time quanta before the sample point take
into account the signal propagation delay and
compensate a mismatch between transmitter and
receiver clock phase.
Valid values for TSEG1 are 2 … 15.