
XC161 Derivatives
Peripheral Units (Vol. 2 of 2)
Asynchronous/Synchronous Serial Interface (ASC)
User’s Manual
18-51
V2.2, 2004-01
ASC_X, V2.0
Receive FIFO Control Register
ASCx_RXFCON
Receive FIFO Control Reg.
ESFR (
)
Reset Value: 0100
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
-
RXFITL
-
RX
TM
EN
RXF
FLU
RXF
EN
-
rw
-
rw
rw
rw
Field
Bits
Type
Description
RXFITL
[11:8]
rw
Receive FIFO Interrupt Trigger Level
Defines a receive FIFO interrupt trigger level. A
receive interrupt request (RIR) is generated after the
reception of a byte when the filling level of the receive
FIFO is equal to or greater than RXFITL.
0000 Reserved. Do not use this combination
0001 Interrupt trigger level is set to one
0010 Interrupt trigger level is set to two
…
…
0111 Interrupt trigger level is set to seven
1000 Interrupt trigger level is set to eight
Note: In Transparent Mode this bitfield is don’t care.
Note: Combinations defining an interrupt trigger level
greater than the FIFO size should not be used.
RXTMEN
2
rw
Receive FIFO Transparent Mode Enable
0
Receive FIFO Transparent Mode is disabled
1
Receive FIFO Transparent Mode is enabled
Note: This bit is don’t care if the receive FIFO is
disabled (RXFEN = 0).