
XC161 Derivatives
Peripheral Units (Vol. 2 of 2)
High-Speed Synchronous Serial Interface (SSC)
User’s Manual
19-4
V2.2, 2004-01
SSC_X, V2.0
SSC Control Register (SSCx_CON.EN = 0: Programming Mode)
SSCx_CON
SSC Control Register
SFR (
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
EN
= 0
MS
-
A
REN
BEN PEN REN TEN
LB
PO
PH
HB
BM
rw
rw
-
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Field
Bits
Type
Description
EN
15
rw
Enable Bit = 0
Transmission and reception disabled. Access to
control bits.
MS
14
rw
Master Select
0
Slave Mode. Operate on shift clock received
via SCLK.
1
Master Mode. Generate shift clock and output
it via SCLK.
AREN
12
rw
Automatic Reset Enable
0
No additional action upon a baudrate error
1
The SSC is automatically reset upon a
baudrate error
BEN
11
rw
Baudrate Error Enable
0
Ignore baudrate errors
1
Check baudrate errors
PEN
10
rw
Phase Error Enable
0
Ignore phase errors
1
Check phase errors
REN
9
rw
Receive Error Enable
0
Ignore receive errors
1
Check receive errors
TEN
8
rw
Transmit Error Enable
0
Ignore transmit errors
1
Check transmit errors
LB
7
rw
Loop Back Control
0
Normal output
1
Receive input is connected with transmit
output (half-duplex mode)