
XC161 Derivatives
Peripheral Units (Vol. 2 of 2)
Serial Data Link Module SDLM
User’s Manual
22-44
V2.2, 2004-01
SDLM_X, V2.0
Register RXCPU contains the number of bytes already read out from this buffer.
RXCPU
CPU Receive Byte Counter Register (on CPU side)
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
RxCPU
r
rwh
Field
Bits
Type Description
RxCPU
[3:0]
rwh
CPU Receive Byte Counter
Bitfield RxCPU contains the number of bytes read
out by the CPU. In FIFO mode (RxINCE = ‘1’ or
BMEN = ‘1’), RXCPU is incremented by 1 after each
CPU read action to register RxD00.
In random mode (RxINCE = 0 and BMEN = 0),
RxCPU is not used and is 0.
= pointer for CPU access to receive buffer
RxCPU is reset when the receive buffer on CPU side
is released.
0
[15:4]
–
Reserved; returns ‘0’ if read; should be written with
‘0’.