
XC161 Derivatives
Peripheral Units (Vol. 2 of 2)
Serial Data Link Module SDLM
User’s Manual
22-38
V2.2, 2004-01
SDLM_X, V2.0
Register INTCON contains all interrupt enable bits.
INTCON
Interrupt Control Register
Reset Value: 0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
ERR
IE
CRC
IE
ARL
IE
BRK
IE
END
F
IE
HD
IE
REC
IE
TRA
IE
r
rw
rw
rw
rw
rw
rw
rw
rw
Field
Bits
Type Description
TRAIE
0
rw
Enable Transmit Interrupt
The transmission interrupt is disabled.
An interrupt is generated if bit MSGTRA is set.
RECIE
1
rw
Enable Receive Interrupt
The receive interrupt is disabled.
An interrupt is generated if bit MSGREC is set.
HDIE
2
rw
Enable Header Received Interrupt
The header interrupt is disabled.
An interrupt is generated if bit HEADER is set.
ENDFIE
3
rw
Enable End of Frame Detection
The end-of-frame interrupt is disabled.
An interrupt is generated if bit ENDF is set.
BRKIE
4
rw
Enable Break Received Interrupt
The break interrupt is disabled.
An interrupt is generated if bit BREAK is set.
ARLIE
5
rw
Enable Arbitration Lost Interrupt
The arbitration-lost interrupt is disabled.
An interrupt is generated if bit ARL is set.
CRCIE
6
rw
Enable CRC Error Interrupt
The CRC error interrupt is disabled.
An interrupt is generated if bit CRCER is set.
ERRIE
7
rw
Enable Error Interrupt
The error interrupt is disabled.
An interrupt is generated if one of the bits SHORTH,
SHORTL or FORMAT is set.
1)
1) The COL flag does not generate an error interrupt!
0
[15:8]
–
Reserved; returns ‘0’ if read; should be written with ‘0’.