
XC161 Derivatives
Peripheral Units (Vol. 2 of 2)
Asynchronous/Synchronous Serial Interface (ASC)
User’s Manual
18-53
V2.2, 2004-01
ASC_X, V2.0
Transmit FIFO Control Register
ASCx_TXFCON
Transmit FIFO Control Reg.
ESFR (
)
Reset Value: 0100
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
-
TXFITL
-
TX
TM
EN
TXF
FLU
TXF
EN
-
rw
-
rw
rw
rw
Field
Bits
Type
Description
TXFITL
[11:8]
rw
Transmit FIFO Interrupt Trigger Level
Defines a transmit FIFO interrupt trigger level. A
transmit interrupt request (TIR) is generated after the
transfer of a byte when the filling level of the transmit
FIFO is equal to or lower than TXFITL.
0000 Reserved. Do not use this combination
0001 Interrupt trigger level is set to one
0010 Interrupt trigger level is set to two
…
…
0111 Interrupt trigger level is set to seven
1000 Interrupt trigger level is set to eight
Note: In Transparent Mode this bitfield is don’t care.
Note: Combinations defining an interrupt trigger level
greater than the FIFO size should not be used.
TXTMEN
2
rw
Transmit FIFO Transparent Mode Enable
0
Transmit FIFO Transparent Mode is disabled
1
Transmit FIFO Transparent Mode is enabled
Note: This bit is don’t care if the receive FIFO is
disabled (TXFEN = 0).