MB95630H Series
64
FUJITSU SEMICONDUCTOR LIMITED
MN702-00009-1v0-E
CHAPTER 4 RESET
4.1 Reset Operation
■
Overview of Reset Operation
Figure 4.1-1 Reset Operation Flow
In any reset, the CPU performs mode fetch after the main CR clock oscillation stabilization
wait time elapses.
■
Effect of Reset on RAM Contents
When a reset occurs, the CPU halts the operation of the command currently being executed,
and enters the reset state. However, during RAM access execution, in order to protect the RAM
access, an internal reset signal synchronized with the machine clock is generated after an RAM
access ends. This function prevents a word-data write operation from being interrupted by a
reset while data of two bytes is being written.
S
oftw
a
re re
s
et
W
a
tchdog re
s
et
Extern
a
l re
s
et inp
u
t
Power-on re
s
et/
low-volt
a
ge delection
re
s
et
Rele
as
ed from
extern
a
l re
s
et?
Sub
-CR clock
o
s
cill
a
tion
s
t
ab
iliz
a
tion
w
a
it time re
s
et
s
t
a
te
Sub
-CR clock
o
s
cill
a
tion
s
t
ab
iliz
a
tion
w
a
it time re
s
et
s
t
a
te
Sub
-CR clock
o
s
cill
a
tion
s
t
ab
iliz
a
tion
w
a
it time re
s
et
s
t
a
te
C
a
pt
u
re mode d
a
t
a
C
a
pt
u
re re
s
et vector
C
a
pt
u
re in
s
tr
u
ction code from the
a
ddre
ss
indic
a
ted
b
y the re
s
et
vector
a
nd exec
u
te the in
s
tr
u
ction.
D
u
ring re
s
et
Mode fetch
Norm
a
l oper
a
tion
(R
u
n
s
t
a
te)
NO
YE
S
YE
S
NO
NO
YE
S
Su
ppre
ss
re
s
et
s
d
u
ring RAM
a
cce
ss
Su
pre
ss
re
s
et
s
d
u
ring RAM
a
cce
ss
Sub
-CR clock i
s
re
a
dy?
Sub
-CR clock i
s
re
a
dy?
M
a
in CR clock o
s
cill
a
tion
s
t
ab
iliz
a
tion w
a
it time