MB95630H Series
MN702-00009-1v0-E
FUJITSU SEMICONDUCTOR LIMITED
17
CHAPTER 3 CLOCK CONTROLLER
3.1 Overview
■
Block Diagram of Clock Controller
Figure 3.1-1 is the block diagram of the clock controller.
Figure 3.1-1 Block Diagram of Clock Controller
S
t
a
nd
b
y control regi
s
ter (
S
TBC)
S
y
s
tem clock
s
elector
Divide
b
y 2
Divide
b
y 2
Clock
control
circ
u
it
O
s
cill
a
tion
s
t
ab
iliz
a
tion
w
a
it circ
u
it
Su
pply to CPU
Su
pply to perip-
her
a
l re
s
o
u
rce
s
S
o
u
rce clock
s
election
control circ
u
it
S
y
s
tem clock control regi
s
ter 2 (
S
YCC2)
(7)
(
8
)
(1): M
a
in clock (F
CH
)
(2):
Sub
clock (F
CL
)
(
3
): M
a
in clock
(4):
Sub
clock
(5): M
a
in CR clock (F
CRH
)
(6):
Sub
-CR clock (F
CRL
)
(7):
S
o
u
rce clock (
S
CLK)
(
8
): M
a
chine clock (MCLK)
(9): M
a
in CR PLL clock (F
MCRPLL
)
M
a
in CR
clock o
s
cill
a
tor
circ
u
it
M
a
in clock
o
s
cill
a
tor
circ
u
it
Sub
clock
o
s
cill
a
tor
circ
u
it
M
a
in CR PLL
clock o
s
cill
a
tor
circ
u
it
Sub
-CR
clock o
s
cill
a
tor
circ
u
it
Divide
b
y 2
(5)
(6)
(9)
(1)
(2)
(
3
)
(4)
W
a
tch or time-
bas
e
timer mode
S
leep mode
S
top mode
Clock for time-
bas
e timer
Clock for w
a
tch timer
MPEN
-
-
-
-
MPMC1 MPMC0 MPRDY
S
RDY
S
O
S
CE MO
S
CE
S
CRE MCRE
MRDY
S
CRDY MCRDY
S
TP
TMD
-
-
-
S
LP
S
PL
S
R
S
T
S
t
a
nd
b
y control regi
s
ter 2 (
S
TBC2)
To Fl
as
h memory
-
-
-
-
D
S
TBYX
-
-
-
S
y
s
tem clock control regi
s
ter (
S
YCC)
S
CM2
S
C
S
1
S
C
S
0
DIV1
DIV0
S
CM1
S
CM0
S
C
S
2
O
s
cill
a
tion
s
t
ab
iliz
a
tion w
a
it time
s
etting regi
s
ter (WATR)
PLL control regi
s
ter (PLLC)
S
WT
3
MWT
3
MWT2 MWT1 MWT0
S
WT2
S
WT1
S
WT0
Pre
s
c
a
ler
No divi
s
ion
Divide
b
y 4
Divide
b
y
8
Divide
b
y 16