MB95630H Series
356
FUJITSU SEMICONDUCTOR LIMITED
MN702-00009-1v0-E
CHAPTER 20 16-BIT RELOAD TIMER
20.2 Configuration
20.2
Configuration
The 16-bit reload timer consists of the following blocks:
• Count clock generation circuit
• Reload control circuit
• Output control circuit
• Operation control circuit
• 16-bit reload timer timer register (TMRHn, TMRLn)
• 16-bit reload timer reload register (TMRLRHn, TMRLRLn)
• 16-bit reload timer control status register (TMCSRHn, TMCSRLn)
The number of pins and that of channels of the 16-bit reload timer vary among products. For
details, refer to the device data sheet.
In this chapter, "n" in a pin name and a register abbreviation represents the channel number.
For details of pin names, register names and register abbreviations of a product, refer to the
device data sheet.
■
Block Diagram of 16-bit Reload Timer
Figure 20.2-1 shows the block diagram of the 16-bit reload timer.
Figure 20.2-1 Block Diagram of 16-bit Reload Timer
16-
b
it relo
a
d timer relo
a
d regi
s
ter
(TMRLRHn/TMRLRLn)
16-
b
it relo
a
d timer timer regi
s
ter
(TMRHn/TMRLn)
Inp
u
t
control circ
u
it
V
a
lid clock
j
u
dgment
circ
u
it
C
S
L2
C
S
L1 C
S
L0 MOD2 MOD1 MOD0
Clock
s
election
OUTE OUTL RELD INTE
UF
CNTE TRG
Oper
a
tion
control
circ
u
it
Relo
a
d
control circ
u
it
O
u
tp
u
t
s
ign
a
l
gener
a
tion
circ
u
it
Pin
Inver-
s
ion
En
ab
le
S
elect
F
u
nction
s
election
Co
u
nt clock gener
a
tion circ
u
it
Pin
Intern
a
l clock
O
u
tp
u
t control circ
u
it
16-
b
it relo
a
d timer control
s
t
a
t
us
regi
s
ter (
u
pper) (TMC
S
RHn)
16-
b
it relo
a
d timer control
s
t
a
t
us
regi
s
ter (lower) (TMC
S
RLn)
Intern
a
l
bus
W
a
it
CLK
CLK
Relo
a
d
Intern
a
l
bus
Interr
u
pt re
qu
e
s
t
s
ign
a
l
TIn
TOn