MB95630H Series
496
FUJITSU SEMICONDUCTOR LIMITED
MN702-00009-1v0-E
CHAPTER 24 I
2
C BUS INTERFACE
24.2 Configuration
■
Block Diagram of I
2
C Bus Interface
Figure 24.2-1 Block Diagram of I
2
C Bus Interface
S
CC
BEIE
M
SS
DACKE
GACKE
INTE
INT
BER
IB
S
Rn
S
t
a
rt/
s
top condition
gener
a
tion circ
u
it
Clock
s
elector 1
Clock
s
elector 2
Clock divider 1
Clock divider 2
S
hift clock
gener
a
tor
Error
S
ync
S
t
a
rt
M
as
ter
ACK en
ab
le
GC-ACK en
ab
le
B
us
bus
y
Repe
a
t
s
t
a
rt
L
as
t
b
it
Tr
a
n
s
mit/receive
Ar
b
itr
a
tion lo
s
t detection circ
u
it
S
DAn line
S
CLn line
Fir
s
t
b
yte
I C en
ab
le
S
t
a
rt/
s
top condition
detection circ
u
it
ICCRn
EN
C
S
2
C
S
1
C
S
0
R
S
C
LRB
TRX
FBT
BB
IBCR1n
Tr
a
n
s
fer interr
u
pt
End
8
5
M
a
chine clock
S
hift clock edge
DMBP
C
S
4
C
S3
6
7
8
22
4
2
AA
S
GCA
S
l
a
ve
IDDRn regi
s
ter
IAARn regi
s
ter
S
l
a
ve
a
ddre
ss
comp
a
ri
s
on circ
u
it
IB
S
Rn
Gener
a
l
c
a
ll
S
top interr
u
pt
IBCR0n
38
9
8
12
8
256
512
INT timing
s
elect
Addre
ss
ACK en
ab
le
ALF
ALE
S
PF
S
PE
AACKX
INT
S
WUF
WUE
F
2
MC-
8
FX inter
n
a
l
bu
s