
492
INDEX
operation of branch instruction with delay slot,
explanation of............................................... 49
ordinary branch (no delay) instruction .................. 478
other instruction.................................................... 480
output control register (OCS10, 32, 54 and 76) ... 234
output pin, function of ........................................... 196
output-data register (SODR0-3) ........................... 318
P
PDRR register ...................................................... 382
peripheral stop control register............................. 400
peripheral stop control registers and applicable note,
operation of ................................................ 400
PGA-299C-A01, package dimension of (MB91FV150
only) ............................................................... 7
phase difference counting mode (two multiplication/
four multiplication) ...................................... 178
pin processing ........................................................ 24
pin status in each CPU state ................................ 453
pin status, terms related to ................................... 452
PLL and 32-KHz clock control register (PCTR)...... 77
PLL clock mode, note on during operation of......... 26
PLL clock, example of setting ................................ 84
port data register (PDR) ....................................... 156
power-on, note on .................................................. 27
PPG timer, block diagram of one channel of........ 202
PPG timer, feature of ........................................... 200
PPG timer, register list of ..................................... 203
priority evaluation ................................................. 267
processing for saving and restoring ..................... 398
program access...................................................... 45
program counter (PC) ............................................ 41
program for external bus operation, specification
example of ................................................. 146
program status (PS) ............................................... 38
pull-up control register (PCR)............................... 159
PWM cycle set register (PCSR) ........................... 209
PWM duty set register (PDUT)............................. 210
PWM operation .................................................... 216
PWM timer register (PTMR) ................................. 211
R
read cycle in each mode, timing chart of.............. 136
ready/busy signal (RDY/BUSYX) ......................... 427
receive-interrupt generation and flag set timing ... 324
register configuration.............................................. 67
register-to-register transfer instruction ................. 477
related assembler source code, example of........... 86
releasing interrupt factor ...................................... 268
reload and compare function are enabled
simultaneously, when ................................ 182
reload and compare function, example for selection of
................................................................... 181
reload function is enabled, when ......................... 181
reload/compare register 0/1 (RCR 0/1)................ 177
request sense mode and transfer mode, combination
of................................................................ 375
reset delays other than programs, causes of......... 79
reset generation delaying....................................... 79
reset sequence ...................................................... 64
reset source ........................................................... 64
reset source register (RSRR) and watchdog cycle
control register (WTCR)............................... 69
reset source retention circuit, block diagram of ..... 82
resource instruction.............................................. 485
restarting sector erase ......................................... 438
RETI instruction, operation for ............................... 63
return pointer (RP) ................................................. 41
S
second data register (CA1) .................................. 408
section.................................................................. 463
section type, restriction on ................................... 464
sector address table............................................. 416
sector erase ......................................................... 436
selecting counting mode ...................................... 178
send-interrupt generation and flag set timing....... 325
setting .................................................................... 82
setting PWM output to all-low or all-high, example for
................................................................... 220
shift instruction ..................................................... 475
simulator debugger .............................................. 465
single/block transfer mode ................................... 373
single-conversion mode, operation in .................. 290
sleep control block, block diagram of..................... 92
sleep mode, DMA transfer operation in ............... 383
sleep status, overview of........................................ 87
sleep status, return from ........................................ 93
sleep status, transition to ....................................... 92
special memory area.............................................. 46
stack in the little-endian area, allocation of .......... 462
standby (stop or sleep) mode, return from........... 269
standby control register (STCR) ............................ 71
status register (FLCR) (CPU mode)..................... 418
status register (SSR0-3) ...................................... 316
status transition of low-power consumption mode . 95
step trace trap, operation for.................................. 62
step transfer (single/block transfer)...................... 376
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......