
386
CHAPTER 17 DMA CONTROLLER
❍
Request pin input mode: Edge, Descriptor address: External
❍
Request input mode: Edge, Descriptor address: Internal
Note:
For the part from DREQn generation to the start of DMAC operation, only the conditions for
the fastest case are covered. The actual start of the DMAC operation may be delayed owing
to bus contention originating in CPU instruction fetching and data access.
(A)
CLK
DREQn
RD
WRn
DACK
DEOP
#2H
#2H
S
S
#1H
#1L
#1H
#1L
#0L
#0H
#0L
#0H
#2L
#2L
Addr pin
Data pin
(A)
CLK
DREQn
RD
WRn
DACK
DEOP
S
S
Addr pin
Data pin
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......