
338
CHAPTER 15 UART
•
In mode 1, overrun errors and frame errors can be detected, but parity errors cannot be
detected.
❍
Parity 0
Parity can only be used in operation mode 0 (asynchronous, normal mode). Whether to use
parity is specified in the PEN bit of the control register (SCR0-3). Whether to use even-number
parity or odd-number parity is specified in the P bit. In operation mode 1 (asynchronous,
multiprocessor mode) and operation mode 2 (synchronous, normal mode), parity cannot be
used. Figure 15.9-4 "Send data operation with parity set to valid" shows the send and receive
data operations with parity set to valid.
Figure 15.9-4 Send data operation with parity set to valid
ST
1
0
1
1
0
0
0
SP
SIN0-3
ST
1
0
1
1
0
0
1
SP
SOT0-3
ST
1
0
1
1
0
0
0
SP
SOT0-3
Data
Parity
Parity error occurred during
reception with even-number parity
(SCR0-3: P=0)
Sending of even-number parity
(SCR0-3: P=0)
Sending of odd-number parity
(SCR0-3: P=1)
ST: Start bit
SP: Stop bit
Note: In operation modes 1 and 2, parity cannot be used.
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......