
68
CHAPTER 3 MEMORY SPACE, CPU AND CONTROL UNIT
■
Block diagram of the clock generator
Figure 3.11-2 "Block diagram of the clock generator" shows the block diagram of the clock
generator.
Figure 3.11-2 Block diagram of the clock generator
1 / 2
P L L
CPU Clock
X 0
X 1
V
CC
R
G N D
[Gear control block]
GCR register
CPU gear
Peripheral
gear
Oscil-
lation
circuit
Internal clock
generation
circuit
Internal bus clock
Internal peripheral clock
[Stop and sleep control block]
Internal interrupt
Internal reset
STCR register
DMA request
PDRR register
Status
transition
control circuit
Reset
generation
F/F
STOP status
SLEEP status
CPU hold request
Internal reset
Power-on detection circuit
[Reset source circuit]
RSRR register
RST pin
[Watchdog control block]
WPR register
Watchdog F/F
Count clock
CTBR register
Time-base timer
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......