
59
CHAPTER 3 MEMORY SPACE, CPU AND CONTROL UNIT
Figure 3.8-2 "Example for multiple EIT processing" gives an example for multiple EIT
processing.
Figure 3.8-2 Example for multiple EIT processing
Table 3.8-4 EIT handler execution order
Handler execution order
Source
1
Reset
*1
2
Undefined instruction exception
3
Step trace trap
*2
4
INTE instruction
*2
5
(NMI)
6
INT instruction
7
User interrupt
8
Coprocessor absence trap
Coprocessor error trap
*1: The other sources are discarded.
*2: If the INTE instruction is subject to step execution, only the EIT for the step trace trap
occurs.
Sources caused by INTE are ignored.
Main routine
Priority
INT instruction
handler
NMI handler
(High) NMI generation
(Low) INT instruction
execution
(1) Executed first
(2) Executed next
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......