
91
CHAPTER 3 MEMORY SPACE, CPU AND CONTROL UNIT
■
Return from the stop status
A return from the stop status can be achieved by an interrupt or by reset generation.
❍
Return with an interrupt
When the interrupt enable bit for the peripheral function is valid, a return from the stop status is
performed by generating a peripheral interrupt.
The status changes from stop status to ordinary operation status in the following order:
1. Interrupt generation
2. restart of oscillation circuit operation
3. wait for oscillation stabilization
4. restart of supplying the internal peripheral clock signal after stabilization
5. restart of supplying the internal bus clock signal
6. restart of supplying the internal CPU clock signal
After the oscillation stabilization wait time elapses, the program is executed as follows:
•
When the ILM I flag of the CPU permits the level of the generated interrupt:
After register saving, the interrupt vector is fetched and then the program is executed from
the interrupt processing routine.
•
When the ILM I flag of the CPU does not allow the level of the generated interrupt:
The program is executed from the next instruction after the instruction at which the stop
status was entered.
❍
Return with the
pin
The stop status is changed to the ordinary operation status in the following procedure:
1. Applying of the L level to the RST pin
2. internal reset generation
3. restart of the oscillation circuit operation
4. wait for the oscillation stabilization
5. restart of the internal peripheral clock supply after stabilization
6. restart of the internal bus clock supply
7. restart of the internal CPU clock supply
8. fetching the reset vector
9. restart of the instruction execution from the reset entry address
Note:
•
If an interrupt request was already generated from a peripheral, the stop status is not
entered and the writing operation is ignored.
•
At a reset other than the power-on reset, no internal clock signal is supplied during the
oscillation stabilization wait time.
Because the power-on reset requires an initialization of all internal statuses, signals from all
internal clocks are supplied.
RST
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......