
289
CHAPTER 13 8/10-BIT A/D CONVERTER
13.5 8/10-bit A/D Converter Interrupt
The 8/10-bit A/D converter can generate an interrupt request when data is set in the
A/D data register during A/D conversion.
■
8/10-bit A/D converter interrupt
Table 13.5-1 "8/10-bit A/D converter interrupt control bits and cause for an interrupt" shows the
8/10-bit A/D converter interrupt control bits and the cause for an interrupt.
When the A/D conversion operation is started and the A/D conversion result is set to the A/D
data register (ADCR), the INT bit of the A/D control status register (ADCS1) is set to 1. If the
interrupt request is enabled (ADCS1: INTE = 1), an interrupt request is then output to the
interrupt controller.
Table 13.5-1 8/10-bit A/D converter interrupt control bits and cause for an interrupt
8/10-bit A/D converter
Interrupt request flag bit
ADCS1:INT
Interrupt request permission
bit
ADCS1:INTE
Cause of interrupt
Writing the A/D conversion result to the A/D data register
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......