
104
CHAPTER 4 BUS INTERFACE
4.3.2
Area Mode Register 0 (AMD0)
This register specifies the operating mode of chip select area 0 (space excluding the
areas specified by ASR1 to ASR5 and AMR1 to AMR5). Area 0 is selected when the
system is reset.
■
Area mode register 0 (AMD0)
The configuration of Area mode register 0 (AMD0) is as follows:
[Bits 4 and 3]: Bus Width bits (BW1, BW0)
BW1 and BW0 specify the bus width of area 0.
7
6
5
4
3
2
1
0
AMD0
BW1
BW0
WTC2
WTC1
WTC0
- --00111
R/W
: 000620
H
Initial value
Access
Address
BW1
BW0
Bus width
0
0
8 bits
0
1
16 bits
1
0
Reserved
1
1
Reserved
Note:
The initial values of BW1 and BW0 are 0, however, the levels of the MD1 and MD0 pins
are read until writing to the MODR during reading.
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......