
99
CHAPTER 4 BUS INTERFACE
Figure 4.1-1 Examples of Allocating Chip Select Areas
■
Bus interface
The bus interface only operates in a predetermined area in normal bus interface mode.
Table 4.1-1 "Usable interface mode for each area" lists the correspondence between each chip
select area and usable interface functions. The area mode register (AMD) determines which
interface mode is to be used.
❍
Bus Size Specification
The required bus width for each area can be specified by a register.
00000000
H
00000000
H
CS1 (512K)
00080000
H
CS0 (512K)
00080000
H
CS0 (1M byte)
000FFFFF
H
CS2 (1M byte)
000FFFFF
H
001FFFFF
H
CS1 (64k byte)
0010FFFF
H
CS3 (1M byte)
CS2 (64k byte)
0011FFFF
H
002FFFFF
H
CS3 (64k byte)
0012FFFF
H
CS4 (1M byte)
CS4 (64k byte)
0013FFFF
H
003FFFFF
H
CS5 (64k byte)
0014FFFF
H
CS5 (1M byte)
004FFFFF
H
CS0
CS0
(a)
(b)
Table 4.1-1 Usable interface mode for each area
Area
Selectable bus interface mode
Remark
Normal bus
Time
sharing
DRAM
0
O
-
-
-
1 to 3
O
-
-
-
4 to 5
O
-
-
-
Note:
For the MB91150, time sharing and DRAM mode cannot be used.
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......