
72
CHAPTER 3 MEMORY SPACE, CPU AND CONTROL UNIT
3.11.3 Time-base Timer Clear Register (CTBR)
This register is used to initialize the time-base timer to 0.
■
Time-base timer clear register (CTBR)
The register is configured as follows:
[Bits 07 to 00]
If A5H and 5AH are consecutively written to this register, the time-base timer is set to 0
immediately after 5AH was written. The value of this register during read accesses is
undefined. There are no restrictions with respect to the time between writing A5H and 5AH.
Note:
If the time-base timer is cleared by using this register, the oscillation stabilization wait interval
and watchdog cycle change temporarily.
CTBR
D7
D6
D5
D4
D3
D2
D1
D0
XXXX
XXXX
000483
( W )
( W )
( W )
( W )
( W )
( W )
( W )
( W )
Initial value
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......