
372
CHAPTER 17 DMA CONTROLLER
[Bits 1 and 0] MOD1 and MOD0 transfer mode
Specify transfer mode.
■
Second word in the descriptor
Stores a transfer source address.
The value is updated in accordance with a transfer operation based on the specified address
update mode (SCS1 and SCS0 bits).
Specify a multiple of 2 as the address if the data to be transferred is of half word length, and a
multiple of 4 as the address if the data is of word length.
■
Third word in the descriptor
Stores a transfer destination address.
The value is updated in accordance with transfer operation based on the specified address
update mode (DCS1 and DCS0 bits).
Specify a multiple of 2 as the address if the data to be transferred is of half word length, and a
multiple of 4 as the address if the data is of word length.
MOD1
MOD2
Operating mode
0
0
Single/block mode
0
1
Burst mode
1
0
Continuous transfer mode
1
1
Disabled
Note: Only ch0 to ch2 can use continuous transfer mode.
31
0
R/W
SADR
31
0
R/W
DADR
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......