
250
CHAPTER 10 EXTERNAL INTERRUPT CONTROL BLOCK
10.2.1 Enable Interrupt Register (ENIRn)
The enable interrupt register (ENIRn) masks external interrupt request output.
■
Enable interrupt register (ENIRn: ENable Interrupt Register n)
The register configuration of the enable interrupt register (ENIRn) is shown below.
The output of interrupt requests, corresponding to this register bit being set to 1, is enabled
(INT0 is enabled by EN0), and the request is output to the interrupt control register. The pins for
which the corresponding bit is set to 0 retain an interrupt source but do not issue an interrupt
request to the interrupt controller.
E N I R 0
7
6
5
4
3
2
1
0
A d d r e s s : 0 0 0 0 C 9
H
E N 7
E N 6
E N 5
E N 4
E N 3
E N 2
E N 1
E N 0 00000000 [R/W]
E N I R1
7
6
5
4
3
2
1
0
A d d r e s s : 0 0 0 0 C B
H
E N1 5 E N1 4 E N1 3 E N1 2 E N1 1 E N1 0 E N9
E N8 00000000 [R/W]
Initial value
Initial value
Summary of Contents for MB91150 Series
Page 1: ......
Page 2: ......
Page 3: ...FUJITSU LIMITED FR30 32 BIT MICROCONTROLLER MB91150 Series HARDWARE MANUAL ...
Page 4: ......
Page 10: ...vi ...
Page 112: ...96 CHAPTER 3 MEMORY SPACE CPU AND CONTROL UNIT ...
Page 178: ...162 CHAPTER 5 I O PORTS ...
Page 214: ...198 CHAPTER 7 16 BIT RELOAD TIMER ...
Page 240: ...224 CHAPTER 8 PPG TIMER ...
Page 310: ...294 CHAPTER 13 8 10 BIT A D CONVERTER ...
Page 318: ...302 CHAPTER 14 8 BIT D A CONVERTER ...
Page 362: ...346 CHAPTER 15 UART ...
Page 420: ...404 CHAPTER 19 PERIPHERAL STOP CONTROL ...
Page 428: ...412 CHAPTER 20 CALENDAR MACROS ...
Page 503: ...487 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Page 510: ...494 INDEX ...
Page 512: ......